Yamaha R-V702 R-V502 User Manual Page 5

  • Download
  • Add to my manuals
  • Print
  • Page
    / 44
  • Table of contents
  • TROUBLESHOOTING
  • BOOKMARKS
  • Rated. / 5. Based on customer reviews
Page view 4
SAMSUNG Proprietary-Contents may change without notice
2. Circuit Description
2-1
This Document can not be used without Samsung's authorization
2-1. SGH-C210 RF Circuit Description
2-1-1. RX PART
ASM(F101)
Switching Tx, Rx path for GSM900, DCS1800 and PCS1900 by logic controlling.
ASM Control Logic Truth Table
VC1 VC2 VC3
EGSM TX H L L
DCS/PCS TX L H L
PCS_RX L L H
Saw FILTER
To convert Electromagnetic Field Wave to Acoustic Wave and then pass the specific frequency band.
- GSM FILTER (F100)
For filtering the frequency band between 925 and 960 MHz.
- DCS FILTER (F100)
For filtering the frequency band between 1805 and 1880 MHz
- PCS FILTER (F102)
For filtering the frequency band between 1930 and 1990 MHz.
Crystal (X101)
To generate the 26MHz reference clock to drive the logic and RF.
After additional process, the reference clock applies to the U801 Rx IQ demodulator and Tx IQ modulator.
The oscillator for RX IQ demodulator and Tx modulator are controlled by serial data to select channel and use fast lock
mode for GPRS high class operation.
Si4210 (U102)
The receive section integrates four differential-input low noise amplifiers LNAs supporting the GSM850, EGSM900,
DCS1800 and PCS1900 bands. The LNA inputs are matched to the 150 ohm balanced-output SAW filters through externa
LC matching network.
A quadrature Image-reject mixer downconverts the RF signal to a 200 KHz intermediate frequency(IF). The mixer output is
amplified with an analog programmable gain amplifier(PGA) that is controlled with the AGAIN. The quadrature IF
? ?
is digitized with high resolution analog-to-digital converts (ADC).
The ADC output is downconverted to baseband with a digital quadrature LO signal. Digital decimation and FIR filters
perform digital filtering and remove ADC quantization noise, blockers and reference interferers.
After filtering, the digital output is scaled with a digital PGA, which is controlled with the DGAIN. DACs drive a
differential I and Q analog signal onto the BIP, BIN, BQP and BQN pins to interface to standard analog-input baseband
ICs.
Page view 4
1 2 3 4 5 6 7 8 9 10 ... 43 44

Comments to this Manuals

No comments